DS2FSP - Phase Locked Loops
Course specification | ||||
---|---|---|---|---|
Course title | Phase Locked Loops | |||
Acronym | DS2FSP | |||
Study programme | Electrical Engineering and Computing | |||
Module | Electronics | |||
Type of study | doctoral studies | |||
Lecturer (for classes) | ||||
Lecturer/Associate (for practice) | ||||
Lecturer/Associate (for OTC) | ||||
ESPB | 9.0 | Status | elective | |
Condition | no | |||
The goal | To qualify students to analyze and design phase locked loops. To qualify students to aplly phase locked loops. | |||
The outcome | Operational knowledge in application and design of phase locked loops in frequency synthesis and synchronization problems. | |||
Contents | ||||
Contents of lectures | Principles. Classification. Mix-signal PLL. PLL performance in presence of noise, in locked and unlocked state. PLL order. Application of FLL. Frequency synthesis basics. Single-loop and multi loop architectures. High order PLL. Stability, All digital PLL. Architectures. Discretization effects. Frequency domain analysis. Applications. Software PLL. | |||
Contents of exercises | no | |||
Literature | ||||
| ||||
Number of hours per week during the semester/trimester/year | ||||
Lectures | Exercises | OTC | Study and Research | Other classes |
6 | ||||
Methods of teaching | lectures | |||
Knowledge score (maximum points 100) | ||||
Pre obligations | Points | Final exam | Points | |
Activites during lectures | 0 | Test paper | 0 | |
Practical lessons | 0 | Oral examination | 30 | |
Projects | 70 | |||
Colloquia | 0 | |||
Seminars | 0 |